首页> 外文会议>New Generation of CAS >Efficient Implementation of Bi-Functional RTL Components - Case Study
【24h】

Efficient Implementation of Bi-Functional RTL Components - Case Study

机译:高效实施双功能RTL组件 - 案例研究

获取原文

摘要

The emergence of highly optimized implementations of many bi-functional gates allows an efficient implementation of components at a higher level of abstraction. In several classes of applications which typically involve RT level oriented design approach, these components can circumvent various issues related to synthesis of multifunctional circuits at the gate level. While the synthesis at the gate level is difficult, at RT level a skilled designer is still able to design a far more complex circuits by himself. If a set of efficient bi-functional RTL components is available, their utilization is expected to improve efficiency of the resulting circuit. In this paper, validity of this assumption is demonstrated through a design of bi-functional adder/subtractor circuit. At the gate level, one-bit full adder/subtractor circuit was created and optimised. This circuit was subsequently utilised for design of multi-bit adder/subtractor which was successfully simulated at the transistor level with MOSFET implementation of bi-functional logic gates. Besides adder/subtractor, an incre-ment/decrement RTL component is also presented.
机译:许多双功能栅极的高度优化实现的出现允许在更高水平的抽象中有效地实现组件。在通常涉及RT水平面向设计方法的几类应用中,这些组件可以在栅极电平处绕过与合成多功能电路的合成相关的各种问题。虽然栅极电平的合成难以困难,但在室温之级,熟练的设计者仍然能够自己设计一个更复杂的电路。如果可以使用一组高效的双功能RTL组件,预计它们的利用率将提高所得电路的效率。在本文中,通过设计双功能加法器/减法器电路设计来证明对该假设的有效性。在栅极电平,创建和优化一位完整加法器/减法器电路。随后使用该电路用于设计多比特加法器/减法器,其在晶体管电平成功模拟了双功能逻辑门的MOSFET实现。除了加法器/减法器外,还呈现了增量/减少RTL组件。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号