首页> 外文会议>IEEE Central America and Panama Student Conference >Architecture design to optimize multipliers in FPGAs based on Maya multiplying method
【24h】

Architecture design to optimize multipliers in FPGAs based on Maya multiplying method

机译:基于Maya乘法方法的FPGA中乘法器优化乘法器的架构设计

获取原文

摘要

The Mayan binary multiplier is an architecture to simplify and optimize the multiplication implemented in FPGAs. This architecture is based on the Maya multiplication method or Tzeltal. The architecture takes advantage of the parallelism of FPGAs grouping multipliers for generating the partial products. The multiplication is accelerated by decreasing the number of sums to be performed. This new approach provides properties that improve arithmetic calculations.
机译:玛雅二进制乘法器是一种简化和优化在FPGA中实现的乘法的架构。该架构基于Maya乘法方法或Tzeltal。该架构利用FPGA分组乘法器的并行性,用于生成部分产品。通过减少要执行的总和的数量来加速乘法。这种新方法提供了改善算术计算的属性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号