首页> 外文会议>International Conference on VLSI Systems, Architecture, Technology and Applications >A novel delay Quantum Cost efficient reversible realization of 2i × j Random Access Memory
【24h】

A novel delay Quantum Cost efficient reversible realization of 2i × j Random Access Memory

机译:一种新的延迟和量子成本效率可逆实现2 i ×j随机存取存储器

获取原文

摘要

As the conventional irreversible logic dissipates power for losing bits of information, computing engines has to be designed that do not require energy dissipation but only if computation is done logically reversible. Hence, research on reversible logic has been extensively increased now-a-days for its application in Quantum Computing, nanotechnology, QCA and Low power VLSI etc. In this paper, we have realized a Quantum Cost efficient Reversible RAM (RRAM) with a new 3×3 Reversible Gate named Modified Fredkin (MF). While approaching for RRAM we have also proposed a reversible D Flip-flop with minimum quantum cost (QC), a write enabled reversible master slave D Flip-flop & a (i × 2) reversible decoder which has outperformed the existing designs in terms of quantum cost, ancilla & garbage outputs. We also have analyzed the architectures in terms of logical depth (worst case delay), hardly addressed in available literature.
机译:由于传统的不可逆逻辑消散了用于丢失信息位的功率,因此必须设计计算引擎,其不需要能量耗散,而是仅在逻辑上进行计算。因此,在本文中,在量子计算,纳米技术,QCA和低功耗VLSI中的应用,对可逆逻辑的研究已被广泛增加 - 现在的应用。在本文中,我们已经实现了一种Quantum成本效率的可逆RAM(RRAM),具有新的3×3可逆门命名为修改的褶皱(MF)。在接近RRAM的同时,我们还提出了一种具有最小量子成本(QC)的可逆D触发器,一种写入的可逆主从D触发器和A(I×2)可逆解码器,其在现有的方面上表现优于现有的设计量子成本,ancilla和垃圾输出。我们还在逻辑深度(最糟糕的案例延迟)方面分析了架构,几乎没有在可用文献中解决。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号