首页> 外文会议>International Conference on Communication and Network Technologies >FPGA implementation of fast and area efficient CORDIC algorithm
【24h】

FPGA implementation of fast and area efficient CORDIC algorithm

机译:FPGA实现快速和面积高效的CORDIC算法

获取原文

摘要

This paper presents the fast and area efficient CORDIC (Coordinate Rotation DIgital Computer)algorithm for sine and cosine wave generation. The concepts of pipelining and multiplexer based CORDIC algorithm is used todecrease the critical path delay and reducing the area respectively. A six stage CORDIC is implemented by two schemes followed by four methods, unrolled CORDIC and multiplexer based CORDIC with and without pipelining. The pipelining is included in four stages(excluding first and last stage). An 8-bit CORDIC algorithm for generating sine wave and cosine wave is designed, implementedand compared by all four methods on Xilinx Spartan3E (XC3S250E).
机译:本文介绍了用于正弦波和余弦波生成的快速和区域高效的CORDIC(坐标旋转数字计算机)算法。流水线和基于多路复用器的CORDIC算法的概念用于分别进行临界路径延迟并减少该区域。通过两种方案实现了六阶段Cordic,其次是四种方法,展开的CORDIC和基于多路复用器的与且没有管制的多路复用器。管道包含在四个阶段(不包括第一阶段)。由Xilinx Spartan3e(XC3S250E)的所有四种方法相比,设计了一种用于产生正弦波和余弦波的8位CORDIC算法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号