首页> 外文会议>International Conference on Very Large Scale Integration >Inference of channel types in micro-architectural models of on-chip communication networks
【24h】

Inference of channel types in micro-architectural models of on-chip communication networks

机译:芯片通信网络微型架构模型中的信道类型推断

获取原文

摘要

In the multi-core era, on-chip communication networks are key to system correctness and performance. To deal with their growing complexity, micro-architectural models capture the intent of architects and provide means for formal analysis. However, the analysis of such micro-architectural models is restricted to non-scalable and/or very specific approaches. We present a novel scalable approach to support the symbolic channel type inference of large micro-architectural models described in the xMAS language proposed by Intel. We define an algorithm that computes all possible messages that can occur in a communication channel, treating their payload symbolically. These results can be used for further analysis such as verifying absence of misrouting, deriving inductive invariants and deadlock detection. We illustrate our approach on a Spidergon network developed at STMicroelectronics.
机译:在多核时代,片上通信网络是系统正确性和性能的关键。为了应对他们日益丰富的复杂性,微型建筑模型捕获建筑师的意图,并提供正式分析的手段。然而,对这种微型建筑模型的分析仅限于不可缩放和/或非常具体的方法。我们提出了一种新颖的可扩展方法来支持英特尔提出的XMA语言中描述的大型微型架构模型的符号信道类型推断。我们定义了一种计算通信信道中可能发生的所有可能消息的算法,符号处理其有效载荷。这些结果可用于进一步分析,例如验证缺乏错误,导出归纳不变性和死锁检测。我们说明了我们在STMicroelectronics开发的蜘蛛网上的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号