首页> 外文会议>International Conference on Electronic Devices, Systems and Applications >Ground Bounce Noise Reduction of Low leakage 1-bit Nano-CMOS based Full Adder Cells for Mobile Applications
【24h】

Ground Bounce Noise Reduction of Low leakage 1-bit Nano-CMOS based Full Adder Cells for Mobile Applications

机译:用于移动应用的基于低泄漏1位纳米CMOS的低泄漏1位纳米CMO的地面反弹降噪

获取原文

摘要

As technology scales into the nanometer regime ground bounce noise and noise immunity are becoming important metric of comparable importance to leakage current, active power, delay and area for the analysis and design of complex arithmetic logic circuits. In this paper, low leakage 1bit full adder cells are proposed for mobile applications with low ground bounce noise and a novel technique has been introduced with improved staggered phase damping technique for further reduction in the peak of ground bounce noise. Noise immunity has been carefully considered since the significant threshold current of the low threshold voltage transition becomes more susceptible to noise. We introduced a new transistor resizing approach for 1bit full adder cells to determine the optimal sleep transistor size which reduce the leakage power and ground bounce noise. The simulation results depicts that the proposed design also leads to efficient 1bit full adder cells in terms of standby leakage power, active power, ground bounce noise and noise margin. We have performed simulations using Cadence Spectre 90nm standard CMOS technology at room temperature with supply voltage of 1V.
机译:随着技术缩小到纳米的地面,地面反弹噪声和噪声抗扰度正在成为漏电流,有效功率,延迟和区域的可比重视的重要指标,用于分析和设计复杂算术逻辑电路。本文提出了低泄漏1bit全加法电池,用于具有低地面反弹噪声的移动应用,并引入了一种新的技术,具有改进的交错相阻尼技术,以进一步减小地面反弹噪声的峰值。已经仔细考虑了噪声免疫,因为低阈值电压转变的显着阈值电流变得更容易受到噪声。我们介绍了一种新的晶体管调整方法,用于1位完整加法器单元,以确定最佳睡眠晶体管尺寸,从而降低漏电功率和地面反弹噪声。仿真结果描绘了所提出的设计在待机泄漏功率,电力,地面反弹噪声和噪声裕度方面也导致高效的1位全加法器单元。我们在室温下使用Cadence Specter 90nm标准CMOS技术进行了模拟,电源电压为1V。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号