首页> 外文会议>International Conference on Information, Communication, Instrumentation and Control >A high-speed single-path delay feedback pipeline FFT processor using vedic-multiplier
【24h】

A high-speed single-path delay feedback pipeline FFT processor using vedic-multiplier

机译:使用Vedic-乘法器的高速单路径延迟反馈管道FFT处理器

获取原文

摘要

FFT processors are playing vital role in modern orthogonal multi-carrier based communication systems. Due to large number of users and portability requirements, high throughput and high speed are the basic requirements of these systems. In this paper a high-speed single path delay feedback (SDF) pipeline FFT processor using Vedic-multiplier is proposed. Proposed architecture is memory-less and employs Radix-2 butterfly, reconfigurable complex constant Vedic multiplier and delay elements. Reconfigurable complex constant Vedic multiplier designed by using Urdhvatiryakabhyam sutra of Vedic multiplication, offers advantages such as high-speed, small area etc. Simulation results shows that proposed scheme is having high speed, high throughput and smaller area and verifies its efficacy in comparison to conventional architectures. Proposed architecture is suitable to use in OFDM, WiMAX and wireless personal area network (WPAN) systems.
机译:FFT处理器在现代正交的多载波基通信系统中起着重要作用。由于大量用户和便携性要求,高吞吐量和高速是这些系统的基本要求。在本文中,提出了一种高速单路径延迟反馈(SDF)管道FFT处理器使用VEDIC乘法器。提出的架构是更少的内存,采用基拉2蝴蝶,可重新配置的复杂恒定Vedic乘法器和延迟元件。通过使用URDHVATIRYAKABHYAM SUTRA的VEDIC乘法设计的可重构复杂的恒定VEDIC乘法器,提供高速,小面积等的优点。模拟结果表明,提出的方案具有高速,高吞吐量和更小的区域,并与常规相比验证其功效建筑。提出的架构适用于OFDM,WiMAX和无线个人区域网络(WPAN)系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号