首页> 外文会议>International Conference on Advances in Materials, Machinery, Electronics >A dynamically reconfigurable multi-functional PLL for SRAM-based FPGA in 65nm CMOS technology
【24h】

A dynamically reconfigurable multi-functional PLL for SRAM-based FPGA in 65nm CMOS technology

机译:在65NM CMOS技术中,基于SRAM的FPGA动态可重构的多功能PLL

获取原文
获取外文期刊封面目录资料

摘要

Phase-locked loops (PLL) have been widely utilized in FPGA as an important module for clock management. PLL with dynamic reconfiguration capability is always welcomed in FPGA design as it is able to decrease power consumption and simultaneously improve flexibility. In this paper, a multi-functional PLL with dynamic reconfiguration capability for 65nm SRAM-based FPGA is proposed. Firstly, configurable charge pump and loop filter are utilized to optimize the loop bandwidth. Secondly, the PLL incorporates a VCO with dual control voltages to accelerate the adjustment of oscillation frequency. Thirdly, three configurable dividers are presented for flexible frequency synthesis. Lastly, a configuration block with dynamic reconfiguration function is proposed. Simulation results demonstrate that the proposed multi-functional PLL can output clocks with configurable division ratio, phase shift and duty cycle. The PLL can also be dynamically reconfigured without affecting other parts' running or halting the FPGA device.
机译:锁相环(PLL)已广泛用于FPGA作为时钟管理的重要模块。 PLL具有动态重新配置能力,始终在FPGA设计中欢迎,因为它能够降低功耗并同时提高灵活性。本文提出了一种具有动态重构能力的多功能PLL,用于基于65nM SRAM的FPGA。首先,使用可配置的电荷泵和环路滤波器来优化环路带宽。其次,PLL包含一个具有双控制电压的VCO,以加速振荡频率的调整。第三,提出了三个可配置分隔符,用于柔性频率合成。最后,提出了一种具有动态重新配置函数的配置块。仿真结果表明,所提出的多功能PLL可以输出具有可配置分割比率,相移和占空比的时钟。也可以动态重新配置PLL,而不会影响其他部件运行或停止FPGA设备。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号