首页> 外文会议>IEEE Radio Wireless Week >A dual-element VNA electronic calibration in CMOS
【24h】

A dual-element VNA electronic calibration in CMOS

机译:CMOS中的双元素VNA电子校准

获取原文

摘要

This paper presents a dual-element direct on-wafer VNA calibration algorithm using calibration standards fabricated in 65-nm CMOS technology. To solve for the seven unknowns in the two-port error models, the proposed algorithm utilizes a thru and a n structure where the later consists of three NMOS transistors whose impedances can be modulated independently through the corresponding gate bias. The algorithm is validated against on-wafer TRL with experimental results from 1 to 67 GHz. By minimizing the number of probe landings and calibration standards using CMOS technology, the presented approach shows potential for more accurate measurements at nanoscale transistor structures.
机译:本文介绍了使用65-NM CMOS技术制造的校准标准的双元素直接晶圆VNA校准算法。为了解决双端口误差模型中的七个未知,所提出的算法利用A到N结构,其中稍后由三个NMOS晶体管组成,其阻抗可以独立地通过相应的栅极偏置来调制。该算法针对晶圆TRL验证,实验结果为1至67 GHz。通过使用CMOS技术最小化探测着陆和校准标准的校准标准,所示的方法示出了纳米级晶体管结构更准确测量的潜力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号