【24h】

Low-Power Analog Bus for System-on-Chip Communication

机译:低功耗模拟总线,用于片上系统通信

获取原文

摘要

At present, performance and efficiency of a system-on-chip (SoC) design depends significantly on the on-chip global communication across various modules on the chip. System-on-chip communication is generally implemented using a bus architecture that runs very long distances and covers significant area of the integrated circuit. The difficult challenges in design of a large SoC such as one containing many processor cores include routing complexity, power dissipation, hardware area, latency, and congestion of the communication system. This paper proposes an analog bus for digital data. In this scheme, it replaces 'n' wires of an 'n'-bit digital bus carrying data between cores with just one (or a few) wire(s) carrying analog signal(s) encoding '2~n' voltage levels. This analog bus uses digital-to-analog converter (DAC) drivers and analog-to-digital converter (ADC) receivers. This on-chip communication proposal can potentially save power and area. Diminution in the number of wire lines saves chip area and the reduction in total intrinsic wire capacitance consequently reduces the power consumption of the bus. The scheme should also reduce signal interference and cross-talk by eliminating the need for multiple line drivers and buffers. In spite of over-heads of the ADCs and DACs, this scheme provides significant power saving. Linear technology SPICE simulations show that the ratio of the power of the bus consumed by the proposed analog scheme to a typical digital scheme (without bus encoding or differential signalling) is given by P_(analog)/P_(digital) = 1/(3n) where 'n' is the width of the bus.
机译:目前,片上系统(SOC)设计的性能和效率在芯片上各种模块上显着取决于片上全局通信。系统片上通信通常使用长距离运行的总线架构来实现,并涵盖集成电路的显着区域。设计大型SOC的困难挑战,例如包含许多处理器核心的大型SOC包括路由复杂性,功耗,硬件区域,延迟和通信系统拥塞。本文提出了一种用于数字数据的模拟总线。在该方案中,它替换了核心之间的“n位数字总线的N”导线,其携带核心的核心之间的核心,只有一个(或几个)的载体编码'2〜n'电压电平。该模拟总线使用数模转换器(DAC)驱动器和模数转换器(ADC)接收器。这种片上通信提案可能会节省电力和区域。在线线路的数量减小可节省芯片区域,并且总内在线电容的减小因此降低了总线的功耗。该方案还应通过消除对多行驱动程序和缓冲区的需求来减少信号干扰和串扰。尽管ADCS和DACS过度,但该方案提供了显着的省电。线性技术SPICE模拟表明,所提出的模拟方案消耗的总线的功率与典型数字方案(没有总线编码或差分信令)的比率由P_(模拟)/ P_(数字)= 1 /(3n )其中'n'是总线的宽度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号