首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Bus Matrix Synthesis Based on Steiner Graphs for Power Efficient System-on-Chip Communications
【24h】

Bus Matrix Synthesis Based on Steiner Graphs for Power Efficient System-on-Chip Communications

机译:基于Steiner图的总线矩阵综合,可实现节能的片上系统通信

获取原文
获取原文并翻译 | 示例
           

摘要

Power consumption and the thermal wall have become the major factors limiting the speed of very-large-scale integration (VLSI) circuits, while interconnect is becoming a primary power consumer. These factors bring new demands on the communication architecture of system-on-chips (SoCs). High bandwidth is desired to enhance parallelism for better performance, and the power efficiency on this bandwidth is critical to the overall SoC power consumption. Current bus architectures such as AMBA, Coreconnect, and Avalon are convenient for designers but not efficient on power. This paper proposes a physical synthesis scheme for on-chip buses and bus matrices to minimize the power consumption, without changing the interface or arbitration protocols. By using a bus gating technique, data transactions can take shortest paths on chip, reducing the power consumption of bus wires to minimal. Routing resource and bandwidth capacity are also optimized by the construction of a shortest-path Steiner graph, wire sharing among multiple data transactions, and wire reduction heuristics on the Steiner graph. Experiments indicate that the gated bus from our synthesis flow can save more than 90% dynamic power on average data transactions in current AMBA bus systems, which is about 5–10% of total SoC power consumption, based on comparable amount of chip area and routing resources.
机译:功耗和散热壁已成为限制超大规模集成电路(VLSI)电路速度的主要因素,而互连正在成为主要的功耗设备。这些因素对片上系统(SoC)的通信体系结构提出了新的要求。需要高带宽来增强并行性以获得更好的性能,并且此带宽上的电源效率对于总体SoC功耗至关重要。当前的总线体系结构(例如AMBA,Coreconnect和Avalon)对于设计人员来说很方便,但在功率上却不高效。本文提出了一种用于片上总线和总线矩阵的物理综合方案,以在不改变接口或仲裁协议的情况下将功耗降至最低。通过使用总线门控技术,数据事务可以采用芯片上的最短路径,从而将总线的功耗降至最低。还通过构建最短路径Steiner图,在多个数据事务之间进行线路共享以及在Steiner图上进行线路缩减启发法来优化路由资源和带宽容量。实验表明,基于可比较的芯片面积和布线量,我们的综合流程中的门控总线可以在当前AMBA总线系统中平均数据事务上节省90%以上的动态功耗,约占SoC总功耗的5–10%。资源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号