首页> 外文会议>IEEE Annual Information Technology ,Electronics and Mobile Communication Conference >An area efficient multi-mode memory controller based on dynamic partial reconfiguration
【24h】

An area efficient multi-mode memory controller based on dynamic partial reconfiguration

机译:基于动态部分重新配置的区域高效多模内存控制器

获取原文

摘要

This paper presents an efficient design method used to implement high performance multi-mode memory controllers which fits different applications with different demands. The proposed design method is based on the use of dynamic partial reconfiguration (DPR) to commute from mode to another using time-multiplexing on the same chip region to save considerable area and enable usage of low-cost FPGAs. DPR technique is a promising solution to save area and improve performance. In this work, the multi-mode memory controller consists of three modes of operations: SDRAM mode, NOR flash mode, and NAND flash mode. The DPR is applied between these modes to switch from mode to another. The results shows that the area saving is powerful at the expense of acceptable latency.
机译:本文介绍了一种有效的设计方法,用于实现高性能多模存储器控制器,该控制器适合具有不同需求的不同应用。所提出的设计方法基于使用动态部分重新配置(DPR)以在同一芯片区域上使用时间复用来从模式通勤,以节省相当大的区域并使低成本FPGA的使用能够使用。 DPR技术是保存面积并提高性能的有希望的解决方案。在这项工作中,多模内存控制器由三种操作模式组成:SDRAM模式,也不是闪光模式和NAND闪光模式。 DPR在这些模式之间应用于从模式切换到另一个模式。结果表明,节省区域的牺牲品是强大的,以牺牲可接受的延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号