首页> 外文会议>Internet Technologies and Applications >FIR implementation on FPGA: Investigate the FIR order on SDA and PDA algorithms
【24h】

FIR implementation on FPGA: Investigate the FIR order on SDA and PDA algorithms

机译:FPGA上的FIR实现:调查SDA和PDA算法上的FIR订单

获取原文

摘要

Finite impulse response (FIR) digital filters are extensively used due to their key role in various digital signal processing (DSP) applications. Several attempts have been made to develop hardware realization of FIR filters characterized by implementation complexity, precision and high speed. Field Programmable Gate Array is a reconfigurable realization of FIR filters. Field-programmable gate arrays (FPGAs) are on the verge of revolutionizing digital signal processing. Many front-end digital signal processing (DSP) algorithms, such as FFTs, FIR or IIR filters, are now most often realized by FPGAs. Modern FPGA families provide DSP arithmetic support with fast-carry chains that are used to implement multiply-accumulates (MACs) at high speed, with low overhead and low costs. In this paper, distributed arithmetic (DA) realization of FIR filter as serial and parallel are discussed in terms of hardware cost and resource utilization.
机译:有限脉冲响应(FIR)由于各种数字信号处理(DSP)应用中的关键作用而广泛使用了数字滤波器。已经进行了几次尝试,以开发以实现复杂性,精度和高速的特征为特征的FIR滤波器的硬件实现。现场可编程门阵列是FIR滤波器的可重新配置实现。现场可编程门阵列(FPGA)是在旋转数字信号处理的边缘。现在,许多前端数字信号处理(DSP)算法,例如FFT,FIR或IIR过滤器,现在通常由FPGA实现。现代FPGA系列提供DSP算术支撑,可快速携带链,用于高速实现乘法累积(MAC),具有低开销和低成本。本文在硬件成本和资源利用方面讨论了作为串行和并行的分布式算术(DA)实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号