首页> 外文会议>International Conference in Through-life Engineering Services >Fault tolerant quadded logic cell structure with built-in adaptive time redundancy
【24h】

Fault tolerant quadded logic cell structure with built-in adaptive time redundancy

机译:具有内置自适应时间冗余的容错Quadded逻辑单元结构

获取原文

摘要

This paper describes research carried out using a quadded logic cell (QLC) structure with the purpose of creating a fault tolerant strategy for stuck-at faults. In order to create the tolerant built-in behaviour, the basic logic elements must have resilience against transistor level stuck-at failures. To achieve this, we add fine-grained redundancy to the transistor structure of the individual logic gates. In our research NAND gates which are been used throughout the QLC design. Simulation data shows that the chosen enhanced NAND gate structure can cope with single random stuck-at fault and if not indicates it through a distinct current indication. The QLC design contains four individual logic units which can be configured to perform four different types of two input logic functions. The QLC contains an interconnection structure that links three logic units to form a logic structure with four inputs and one output. This fixed internal structure revolves clockwise in four steps in a "round-robin" time redundancy scheme to create a set number of results. Through a majority voting a combined overall output result gets generated. Individual comparison of each clock cycle result against the voted result reveals the cycle and logic unit combination in which the faulty result has been generated. In this case alteration of the individual logic unit configuration has been used to generate another set of results for pattern mapping to identify me single logic unit within the QLC. After identification a self-initiated logic unit replacement with a spare unit happens. An additional detection method based on power rail grading of the individual logic units is devised to enable built-in classification of the stuck-at fault occurring within the unit and subsequently to trigger self-repair. These features are intended to be self-coordinated without requiring outside influence, making this resulting design capable of autonomous self-healing under specific failure conditions.
机译:本文介绍了使用Quaddded逻辑单元(QLC)结构进行的研究,目的是为困扰故障创建容错策略。为了创建容忍的内置行为,基本逻辑元素必须对晶体管级陷入故障的恢复力。为此,我们向各个逻辑门的晶体管结构添加细粒度冗余。在我们的研究中,在整个QLC设计中使用的NAND Gates。仿真数据显示,所选择的增强型NAND门结构可以应对单个随机卡故障,如果不通过不同的电流指示。 QLC设计包含四个单独的逻辑单元,可以配置为执行四种不同类型的两个输入逻辑功能。 QLC包含互连结构,该互连结构将三个逻辑单元链接以形成具有四个输入和一个输出的逻辑结构。此固定内部结构在“循环”时间冗余方案中以四个步骤顺时针旋转,以创建一个设置的结果。通过多数投票,生成组合的整体输出结果。每个时钟周期的个人比较对投票结果产生的循环和逻辑单元组合,其中已经产生了故障结果。在这种情况下,各个逻辑单元配置的改变已经用于生成另一组结果,用于模式映射以识别QLC内的单个逻辑单元。在识别使用备用单元的自发逻辑单元替换后。设计了一种基于各个逻辑单元的电源轨道分级的额外检测方法,以实现在单元内发生粘连的故障的内置分类,然后触发自修复。这些特征旨在自协调而不需要外部影响,使得这种所得设计能够在特定故障条件下自治自我愈合。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号