首页> 外文会议>ICNC 2012 >Reduction of power consumption inkey-specific AES circuits
【24h】

Reduction of power consumption inkey-specific AES circuits

机译:减少功耗的INKEY特定AES电路

获取原文

摘要

If any inputs of the logic circuit are fixed to constants, the circuit can be optimized by reducing the logic gates (hardware specialization). This study reports the power consumption of AES cryptographic circuit, which was specialized for a fixed encryption key. We implemented this key-specific AES circuit with a Xilinx Virtex-5 FPGA, and measured the operational frequency, the logic scale, and the power consumption. The occupied slices were reduced to 64% of that of the original, while the reduction of power consumption was limited to 3.7%.
机译:如果逻辑电路的任何输入固定为常数,则可以通过减少逻辑门(硬件专业化)来优化电路。本研究报告了AES加密电路的功耗,专门用于固定加密密钥。我们利用Xilinx Virtex-5 FPGA实现了该关键特定AES电路,并测量了操作频率,逻辑刻度和功耗。被占用的切片减少到原件的64%,而功耗的减少限制在3.7%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号