首页> 外文会议>International Conference Mixed Design of Intergrated Circuits and Systems >A 10-bit 3MS/s low-power charge redistribution ADC in 180nm CMOS for neural application
【24h】

A 10-bit 3MS/s low-power charge redistribution ADC in 180nm CMOS for neural application

机译:180nm CMOS的10位3MS / S低功耗电荷再分配ADC用于神经应用

获取原文

摘要

This paper presents a design of low-power charge redistribution ADC implemented in UMC 180nm CMOS. The described circuit is dedicated to a neurobiological experiment. A charge sharing capacitive DAC is discussed, with a resistive sub-DAC introduced as a way of increasing resolution with small area overhead. A 40 MHz synchronous latch with preamplifier is used as a comparator. The ADC core occupies the area of 0.066 mm2. The simulated power consumption is 465 µW at a sample rate of 3 MS/s with DNL and INL equal to +0.21/−0.3 LSB and +1.18/−0.12 LSB respectively.
机译:本文介绍了在UMC 180nm CMOS中实现的低功耗电荷再分布ADC的设计。所述电路专用于神经生物学实验。讨论了电压分配电容DAC,电阻子DAC作为增加的散射架的分辨率介绍。带有前置放大器的40 MHz同步闩锁用作比较器。 ADC芯占据0.066mm 2 的面积。模拟功耗以3ms / s的样品速率为465μW,其中DNL和INL分别等于+ 0.21 / -0.3 LSB和+ 1.18 / -0.12 LSB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号