首页> 外文会议>Conference on VLSI circuits and systems IV >Static power dissipation in adder circuits: The UDSM domain
【24h】

Static power dissipation in adder circuits: The UDSM domain

机译:加法器电路中的静态功耗:UDSM域

获取原文

摘要

This paper presents adder circuits of various architectures aimed at reducing static power dissipation. Circuit topologies for basic building blocks were evaluated for fabrication technologies of 65nm down to 32nm, and simulation results are presented. This work has lead to the development of various low power adder circuits and provides comparative analysis leading to the recommendation that a variable size block carry select adder is the best performer, taking into consideration both static and dynamic power dissipation.
机译:本文介绍了各种架构的加法器电路,旨在减少静态功耗。基本构建块的电路拓扑被评估为35nm至32nm的制造技术,并提出了模拟结果。这项工作导致各种低功耗加法器电路的开发,并提供了比较分析,导致可变尺寸块携带选择加法器是最佳表演者的建议,考虑到静态和动态功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号