首页> 外文会议>International Symposium on Information Engineering and Electronic Commerce >High Throughput, Pipelined Implementation of AES on FPGA
【24h】

High Throughput, Pipelined Implementation of AES on FPGA

机译:高吞吐量,流水线在FPGA上的AES实施

获取原文

摘要

The FPGA-based high throughput 128 bits AES cipher processor is proposed in this paper. We present an equivalent pipelined AES architecture working on CTR mode to provide the highest throughput up to date through inserting some registers in appropriate points making the delay shortest, when implementing the byte transformation in one clock period. The equivalent pipelined architecture does not change the data stream direction but change the inner process order in round transformation. Xilinx Foundation ISE 10.1 FPGA design tool is used in the synthesis of the design. And the throughput of 73.737Gbps, clock frequency of 576.07MHz and resource efficiency of 3.21Mbps/LUT are provided by the proposed equivalent pipelined AES architecture. The proposed design reach higher throughput than the other designs up to date, and its resource efficiency is also very high.
机译:本文提出了基于FPGA的高吞吐量128位AES密码处理器。我们在CTR模式下介绍了一个等效的流水线AES架构,通过在一个时钟周期中实现延迟变换时,通过在制作延迟最短的时间点中插入一些寄存器来提供最高吞吐量。等效流水线架构不会改变数据流方向,但更改圆形变换中的内部处理顺序。 Xilinx Foundation ISE 10.1 FPGA设计工具用于设计的合成。和73.737Gbps,时钟频率为576.07MHz的吞吐量,拟议的等效流水线AES架构提供3.21Mbps / LUT的资源效率。所提出的设计达到更高迄今为止的吞吐量达到更高的吞吐量,其资源效率也很高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号