首页> 外文会议>IEEE Electrical Design of Advanced Packaging Systems Symposium >System development of high-performance, low-cost 1333Mbps LPDDR2 memory interface
【24h】

System development of high-performance, low-cost 1333Mbps LPDDR2 memory interface

机译:系统开发高性能,低成本1333Mbps LPDDR2内存接口

获取原文

摘要

A system level development methodology of high performance, low cost LPDDR2 memory interface including Chip-PKG-PCB co-design, Chip-PKG-PCB co-simulation, system verification, and waveform correlation was introduced. Specifically, Chip-PKG-PCB co-design flow makes it possible to further optimize the system performance in a restricted environment. Chip-PKG-PCB co-simulation helps us evaluating the system performance and figuring out the system bottleneck. System verification and correlation are also necessary to reduce the deviation from the simulation and real situation. All these three steps are essential in developing a high performance, low-cost memory interface. In this paper, a low-cost side-by-side LPDDR2 memory system was successfully designed and implemented in 4-layer flip-chip substrate and 6-layer HDI-1 PCB with data speed up to 1333Mbps.
机译:介绍了高性能的系统级开发方法,低成本LPDDR2存储器接口,包括芯片PKG-PCB共同设计,CHIP-PKG-PCB共模,系统验证和波形相关性。 具体地,CHIP-PKG-PCB共同设计流程使得可以进一步优化限制环境中的系统性能。 CHIP-PKG-PCB共同仿真有助于我们评估系统性能并弄清楚系统瓶颈。 系统验证和相关性也需要减少与模拟和实际情况的偏差。 所有这三个步骤都在开发高性能,低成本的存储器界面方面至关重要。 在本文中,在4层倒装芯片基板和6层HDI-1 PCB中成功设计和实现了低成本的并排LPDDR2存储系统,数据速度高达1333Mbps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号