首页> 外文会议>Quality of Electronic Design Quality of Electronic Design >Parallel partitioning based on-chip power distribution network analysis using locality acceleration
【24h】

Parallel partitioning based on-chip power distribution network analysis using locality acceleration

机译:基于芯片配电网络分析的并行分区使用地区加速度

获取原文

摘要

Large VLSI on-chip power distribution networks (PDN) are challenging to analyze due to the sheer network complexity. In this paper, a novel parallel partitioning based PDN analysis approach is presented. We use the boundary circuit responses of each partition to divide the full grid simulation problem into a set of independent sub grid simulation problems. Instead of solving exact boundary circuit responses, a more efficient scheme to provide near exact approximation to the boundary circuit responses by exploiting the spatial locality of the flip-chip type power grids is proposed, in which only several small sub power grids need to be solved. This scheme is also used in a block based iterative error reduction process to improve the convergence. Through the analysis of several large power grids, the proposed approach, which can be fully parallelizable, is shown to have great runtime efficiency, fast convergence, and favorable scalability. Our approach can solve a 7.2 million-node power grid in 26 seconds, which is 18 times faster than a state of the art direct solver.
机译:由于纯粹的网络复杂性,大型VLSI片上配电网络(PDN)挑战分析。本文介绍了一种基于新的并行分区的PDN分析方法。我们使用每个分区的边界电路响应将完整的网格仿真问题划分为一组独立的子网格仿真问题。提出了一种提出通过利用倒装芯片型电网的空间局部地提出通过利用倒装芯片型电网的空间函数来提供更有效的方案,以提供更有效的方案,以便通过利用倒装芯片型电网的空间函数来提供近的近似近似。需要解决几个小子电网。该方案也用于基于块的迭代误差减少过程以提高收敛。通过分析几个大电网,可以完全并向化的提出方法显示出具有很大的运行效率,快速收敛性和有利可扩展性。我们的方法可以在26秒内解决70万节点电网,比最先进的直接求解器快18倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号