首页> 外文会议>International Conference on ULtimate Integration of Silicon >A Scalable Architecture of Associative Processors Employing Nano Functional Devices
【24h】

A Scalable Architecture of Associative Processors Employing Nano Functional Devices

机译:采用纳米功能装置的关联处理器的可扩展架构

获取原文

摘要

A methodology for building a low-power high-capacity associative processor system employing nano functional devices has been proposed. The study is a demonstration of how to use nano-scale devices in building practical applications, particularly in building associative processors. Characteristics of such devices are utilized for similarity evaluation and emulated by a simple NMOS circuitry. The concept has been verified by experimental results obtained from the real working proof-of-concept chip fabricated in a 0.18-μm CMOS technology.
机译:已经提出了一种建立采用纳米功能装置的低功率高容量关联处理器系统的方法。该研究是如何在建立实际应用中使用纳米级设备的示范,特别是在建立联想处理器中。这种装置的特性用于相似性评估和由简单的NMOS电路模拟。该概念已经通过从0.18μmCMOS技术制造的实际工作概念芯片获得的实验结果验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号