首页> 外文会议>International Symposium on Circuits and Systems >A fast locking hybrid TDC-BB ADPLL utilizing proportional derivative digital loop filter and power gated DCO
【24h】

A fast locking hybrid TDC-BB ADPLL utilizing proportional derivative digital loop filter and power gated DCO

机译:利用比例衍生数字环路滤波器和功率门控DCO的快速锁定混合TDC-BB ADPLL

获取原文

摘要

A hybrid Time to Digital Converter (TDC) - Bang Bang (BB) All Digital Phase Locked Loop (ADPLL) architecture is proposed to optimize power, area, lock time, and design complexity. The Hybrid ADPLL architecture utilizes a low resolution two synthesizable Time to Digital Converters to achieve fast lock time, and then switches to a Bang-Bang like architecture once it is in the locked state. Such hybrid architecture enables the ADPLL to achieve lock time in less than 1 μ sec using an adaptive proportional derivative digital loop filter while consuming a power of 5.1 mW when locked at 4GHz with 1.37 ps rms period jitter. Additionally, The proposed ADPLL utilizes a novel power gated digitally controlled oscillator to power minimum number of transistors once the ADPLL is locked in a specific frequency band. The ADPLL occupies a total area of 85×150 μm2 when synthesized on TSMC 65nm.
机译:杂交时间到数字转换器(TDC) - BANG BANG(BB)所有数字锁相环(ADPLL)架构都是针对优化电源,面积,锁定时间和设计复杂性的数字锁相环(ADPLL)架构。混合ADPLL架构利用低分辨率两个可合成的时间来数字转换器来实现快速锁定时间,然后在锁定状态下切换到Bang-Bang,如架构。这种混合架构使ADPL1能够使用自适应比例导数数字环路过滤器在小于1μSC的锁定时间,同时在使用1.37 PS RMS时段抖动时锁定在4GHz时的5.1 MW的功率。另外,一旦ADPLL锁定在特定频带中,所提出的ADPL1利用新颖的功率门控数字控制振荡器电动最小数量的晶体管。当在TSMC 65nm上合成时,ADPLL占据85×150μm2的总面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号