首页> 外文会议>International Symposium on Circuits and Systems >A 600-Mb/s Encoder and Decoder for Low-Density Parity-Check Convolutional Codes
【24h】

A 600-Mb/s Encoder and Decoder for Low-Density Parity-Check Convolutional Codes

机译:用于低密度奇偶校验卷积码的600 MB / S编码器和解码器

获取原文

摘要

A 600-Mb/s rate-1/2 (128,3,6) LDPC convolutional code encoder and decoder was implemented in a 90-nm CMOS process. The encoder operates at 1.1 GHz and includes built-in all-phase termination. The decoder design maximizes throughput while minimizing the number of memory banks and delivering an information throughput of 1 bit per clock cycle. The size of the decoder controller is minimized by sharing it among an arbitrary number of decoder processors. The decoder dissipates 0.61 nJ of energy per decoded information bit at an SNR of 2.0 and a throughput of 600 Mb/s. An integrated test system enables accurate power measurements for various SNR settings.
机译:600 MB / s速率-1 / 2(128,3,6)LDPC卷积码编码器和解码器在90nm CMOS过程中实现。编码器在1.1 GHz下运行,包括内置的全相终止。解码器设计可以最大限度地提高吞吐量,同时最小化存储体的数量并提供每个时钟周期的1位信息吞吐量。通过在任意数量的解码器处理器之间共享它来最小化解码器控制器的大小。解码器在2.0的SNR处每解码信息位和600 MB / s的吞吐量耗散0.61 NJ的能量。集成的测试系统可以为各种SNR设置进行准确的功率测量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号