首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A Low-Cost Serial Decoder Architecture for Low-Density Parity-Check Convolutional Codes
【24h】

A Low-Cost Serial Decoder Architecture for Low-Density Parity-Check Convolutional Codes

机译:用于低密度奇偶校验卷积码的低成本串行解码器架构

获取原文
获取原文并翻译 | 示例
           

摘要

We propose a low-cost serial decoder architecture for low-density parity-check convolutional codes (LDPC-CCs). It has been shown that LDPC-CCs can achieve comparable performance to LDPC block codes with constraint length much less than the block length. The proposed serial decoder architecture for LDPC-CCs uses a single decoding processor. Terminated data frames are sent through the processor iteratively until correctly decoded or a maximum number of iterations is reached. This architecture saves memory consumption and uses a very small number of logic elements, making it especially suitable for strong LDPC-CCs with large code memory. The proposed architecture is realized for a (2048,3,6) regular LDPC-CC on an Altera Stratix FPGA. With a maximum of 100 iterations, the design achieves up to 9-Mb/s throughput using only a very small portion of the field-programmable gate array resources.
机译:我们提出了一种用于低密度奇偶校验卷积码(LDPC-CC)的低成本串行解码器体系结构。已经表明,LDPC-CC可以达到与LDPC块码相当的性能,并且约束长度远小于块长度。所提出的用于LDPC-CC的串行解码器体系结构使用单个解码处理器。终止的数据帧迭代地通过处理器发送,直到正确解码或达到最大迭代次数为止。这种架构节省了内存消耗,并使用了非常少的逻辑单元,使其特别适合于具有大代码内存的强大LDPC-CC。在Altera Stratix FPGA上为(2048,3,6)常规LDPC-CC实现了建议的体系结构。最多进行100次迭代,该设计仅使用一小部分现场可编程门阵列资源即可达到9 Mb / s的吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号