首页> 外文会议>International Conference on Solid-State and Integrated-Circuit Technology >Differential power analysis and differential fault attack resistant AES algorithm and its VLSI implementation
【24h】

Differential power analysis and differential fault attack resistant AES algorithm and its VLSI implementation

机译:差分功率分析和差分故障攻击抵抗AES算法及其VLSI实现

获取原文

摘要

This paper proposes an AES algorithm against both differential power analysis and differential fault analysis and its hardware implementation. This new algorithm emphasizes the feature of defending hardware against two kinds of side-channel attack simultaneously. Since the modified AES algorithm is much more complex than the original one, this paper exploits low hardware cost architecture to realize it. Furthermore, a pipelined structure is adopted to achieve high throughput. Simulations show that this architecture can protect hardware against both differential power analysis and differential fault attack. Synthesis result demonstrates that this design achieves adequately high data throughput with low hardware cost.
机译:本文提出了一种抗差分功率分析和差分故障分析及其硬件实现的AES算法。这种新算法强调了同时防御两种侧通道攻击的硬件的功能。由于修改的AES算法比原始的复杂得多,因此利用低硬件成本架构实现它。此外,采用流水线结构来实现高吞吐量。仿真表明,此架构可以保护硬件免受差分功率分析和差分故障攻击。合成结果表明,这种设计具有低硬件成本的充分高数据吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号