首页> 外文会议>International Design Test Workshop >Low power design of on-line testers for digital circuits using state encoding
【24h】

Low power design of on-line testers for digital circuits using state encoding

机译:使用状态电路使用状态电路的低功耗设计

获取原文

摘要

This work is concerned with the development of an algorithm for lowering the power consumption of the tester used in digital circuits with on line testing (OLT) capability by encoding the states of the on-line tester. Most of the work presented in the literature on OLT have emphasized on minimizing area overhead maintaining high fault coverage. However, power, which was mainly a concern for handheld devices, is now a first order impact factor for deep submicron designs. Its increased importance for OLT can be realized from the fact that the tester is executed concurrently with the circuit. The proposed technique can handle generic digital circuits with cell count as high as 15,000 and having the order of 2500 states. Results for design of on-line detectors for various ISCAS89 benchmark circuits are provided. The results illustrate that with marginal impact on performance in terms of area overhead the proposed technique can lower the power significantly, compared to traditional approaches.
机译:这项工作涉及开发用于降低数字电路中使用的测试仪的功耗,通过编码在线测试仪的状态来降低数字电路中使用的测试仪的功耗。在OLT上提出的大多数作品都强调最小化了保持高故障覆盖的面积开销。然而,主要是手持设备的权力,现在是深度亚微米设计的一级影响因素。它可以从对测试仪与电路同时执行的事实中实现其对OLT的重要性。所提出的技术可以处理具有高达15,000的电池计数的通用数字电路,并且具有2500个态的顺序。提供了各种ISCAS89基准电路的线路检测器设计的结果。结果表明,与传统方法相比,在面积上的面积上的对角度的边际对性能产生了显着的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号