首页> 外文会议>International Conference on Informatics and Control Technologies >FPGA IMPLEMENTATION OF FORWARD ERROR CORRECTION FOR A SOFTWARE DEFINED RADIO
【24h】

FPGA IMPLEMENTATION OF FORWARD ERROR CORRECTION FOR A SOFTWARE DEFINED RADIO

机译:FPGA对软件定义的无线电进行前向纠错的实现

获取原文

摘要

Software defined radios (SDR) are highly configurable hardware platforms that provide the technology for realizing the rapidly expanding third and future generation digital wireless communication infrastructure. While there are a number of silicon alternatives available for implementing the various functions in a SDR, field programmable gate arrays (FPGAs) are an attractive option for many of these tasks for reasons of performance, power consumption and flexibility. This paper examines the Forward Error Corrention (FEC) coding in SDRs using FPGA based a pre-existing base band processor.Fig The Simulations for the convolutional coding was completed in MATLAB. FPGA implementation process using Stratix EP1S40 is also described.
机译:软件定义的无线电(SDR)是高度可配置的硬件平台,提供了实现快速扩展的第三和未来的数字无线通信基础设施的技术。虽然有许多可用于在SDR中实现各种功能的硅替代方案,但是对于性能,功耗和灵活性的原因,现场可编程门阵列(FPGA)是许多这些任务的有吸引​​力的选择。本文使用基于FPGA的预先存在的基频处理器来检查在SDR中编码的前向误差校正(FEC).FIG在MATLAB中完成了卷积编码的模拟。还描述了使用Stratix EP1S40的FPGA实现过程。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号