首页> 外文会议>Conference on Bioengineered and Bioinspired Systems >AER Synthetic Generation in Hardware for Bio-inspired Spiking Systems
【24h】

AER Synthetic Generation in Hardware for Bio-inspired Spiking Systems

机译:生物启发尖峰系统硬件中的空气合成生成

获取原文

摘要

Address Event Representation (AER) is an emergent neuromorphic interchip communication protocol that allows for real-time virtual massive connectivity between huge number neurons located on different chips. By exploiting high speed digital communication circuits (with nano-seconds timings), synaptic neural connections can be time multiplexed, while neural activity signals (with mili-seconds timings) are sampled at low frequencies. Also, neurons generate 'events' according to their activity levels. More active neurons generate more events per unit time, and access the interchip communication channel more frequently, while neurons with low activity consume less communication bandwidth. When building multi-chip muti-layered AER systems it is absolutely necessary to have a computer interface that allows (a) to read AER interchip traffic into the computer and visualize it on screen, and (b) convert conventional frame-based video stream in the computer into AER and inject it at some point of the AER structure. This is necessary for test and debugging of complex AER systems. This paper addresses the problem of converting, in a computer, a conventional frame-based video stream into the spike event based representation AER. There exist several proposed software methods for synthetic generation of AER for bio-inspired systems. This paper presents a hardware implementation for one method, which is based on Linear-Feedback-Shift-Register (LFSR) pseudo-random number generation. The sequence of events generated by this hardware, which follows a Poisson distribution like a biological neuron, has been reconstructed using two AER integrator cells. The error of reconstruction for a set of images that produces different traffic loads of event in the AER bus is used as evaluation criteria. A VHDL description of the method, that includes the Xilinx PCI Core, has been implemented and tested using a general purpose PCI-AER board. This PCI-AER board has been developed by authors, and uses a Spartan II 200 FPGA. This system for AER Synthetic Generation is capable of transforming frames of 64x64 pixels, received through a standard computer PCI bus, at a'frame rate of 25 frames per second, producing spike events at a peak rate of 10~7 events per second.
机译:地址事件表示(AER)是一种紧急的神经形态间隔通信协议,其允许位于不同芯片上的大量神经元之间的实时虚拟大规模连接。通过利用高速数字通信电路(具有纳米秒定时),突触神经连接可以是时间复用,而神经活动信号(具有MILI-SIMPS定时)在低频时采样。此外,神经元根据其活动水平生成“事件”。更多有源神经元每单位时间产生更多事件,并且更频繁地访问InterChip通信信道,而具有低活动的神经元消耗较少的通信带宽。在构建多芯片Muti层系统时,绝对有必要具有允许(a)读取计算机的计算机接口,并在屏幕上读取AER InterChip流量,并在屏幕上可视化它,(b)转换基于传统的基于帧的视频流电脑进入Aer并在空气结构的某个点注射。这是复杂的AER系统的测试和调试所必需的。本文解决了将传统的基于帧的视频流转换为基于尖峰事件的表示AER的问题。有几种提出的生物启发系统的综合生成软件方法。本文介绍了一种方法的硬件实现,其基于线性反馈移位寄存器(LFSR)伪随机数。由这种硬件产生的事件序列,其遵循像生物神经元这样的泊松分布,已经使用两个AER积分器单元重建。在AER总线中产生不同流量的事件的一组图像的重建误差用作评估标准。使用通用PCI-AIR板实现和测试包括Xilinx PCI核心的方法的VHDL描述。这款PCI-Aer板已由作者开发,并使用斯巴达II 200 FPGA。该系统用于AER合成生成的系统能够以每秒25帧的帧速率转换通过标准计算机PCI总线的64x64像素的帧,以每秒10〜7个事件的峰值速率产生尖峰事件。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号