首页> 外文会议>IEEE VLSI-TSA International Symposium on VLSI Design >A semi-custom design of branch address calculator in the IBM power4 microprocessor
【24h】

A semi-custom design of branch address calculator in the IBM power4 microprocessor

机译:IBM Power4微处理器中分支地址计算器的半定制设计

获取原文

摘要

In this paper we present the design and implementation of the branch address calculator in the instruction fetch unit (IFU) of the IBM power4 microprocessor which operates at 1.7 GHz in a 0.18 /spl mu/m SOI technology. A semi-custom methodology combining flexible custom circuit design with automated tuning and physical design tools is shown to provide new opportunities for optimization of designs throughout the development cycle. The resulting branch calculator design supports a 3-cycle taken-branch redirect, which is key to the IFU performance in power4 microprocessor. It is shown that with careful circuit optimization, high performance can be achieved with a robust, tuned static design, thereby maintaining a power efficient design point.
机译:在本文中,我们介绍了IBM Power4微处理器的指令获取单元(IFU)中的分支地址计算器的设计和实现,其在0.18 / SPL MU / M SOI技术中以1.7 GHz运行。将灵活的自定义电路设计与自动调谐和物理设计工具相结合的半自定义方法,以提供新的开发周期优化设计的新机会。结果分支计算器设计支持3个周期的拍摄分支重定向,这是电源4微处理器中IFU性能的关键。结果表明,通过仔细的电路优化,可以通过坚固,调谐的静态设计来实现高性能,从而保持功率有效的设计点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号