首页> 外文会议>IEEE VLSI-TSA International Symposium on VLSI Design >System-level performance analysis of embedded system using behavioral C/C++ model
【24h】

System-level performance analysis of embedded system using behavioral C/C++ model

机译:使用行为C / C ++模型的嵌入式系统的系统级性能分析

获取原文

摘要

Design iteration time in SoC design flow is reduced through performance exploration at a higher level of abstraction. This paper proposes an accurate and fast performance analysis method in early stage of design process using a behavioral model written in C/C++ language. We made a cycle-accurate but fast and flexible compiled instruction set simulator (ISS) and IP models that represent hardware functionality and performance. System performance analyzer configured by the target communication architecture analyzes the performance utilizing event-traces obtained by running the ISS and IP models. This solution is automated and implemented in the tool, HIPA. We obtain diverse performance profiling results and achieve 95% accuracy using an abstracted C model. We also achieve about 20 times speed-up over corresponding co-simulation tools.
机译:SoC设计流程中的设计迭代时间通过在更高的抽象级别的性能探索来降低。本文采用C / C ++语言编写的行为模型提出了设计过程的早期阶段精确和快速的性能分析方法。我们制作了一个循环准确但快速灵活的编译指令集模拟器(ISS)和IP模型,代表硬件功能和性能。由目标通信架构配置的系统性能分析器分析了利用通过运行ISS和IP模型而获得的事件跟踪的性能。该解决方案在工具HIPA中自动化和实现。我们使用抽象的C型号获得多样化的性能分析结果,达到95%的精度。我们还达到了相应的共模工具的加速约20倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号