首页> 外文会议>IEEE VLSI-TSA International Symposium on VLSI Design >High accuracy jitter measurement using cyclic pulse width modulation structure
【24h】

High accuracy jitter measurement using cyclic pulse width modulation structure

机译:使用循环脉冲宽度调制结构的高精度抖动测量

获取原文

摘要

For high-speed circuit testing, traditional ways are not enough in measuring the clock jitter. The probe's loading effect would distort the tested clock signal and change the measurement result. Even some BIST techniques can release this problem. There is still a conflict between the circuit area and the timing resolution in the existing BIST techniques. The cyclic pulse width modulation structure is used to release this problem. The hardware overhead problem is released and the demanded resolution also can be reached. Furthermore, the effect of the PVTL is also released. The simulation result is based on TSMC 0.25/spl mu/m CMOS process. The selectable resolution is from 9ps to 20ps and the area is 0.039mm/sup 2/.
机译:对于高速电路测试,传统方式在测量时钟抖动时不够。探头的加载效果将扭曲测试的时钟信号并改变测量结果。即使有些BIST技术也可以释放出这个问题。电路区域与现有BIST技术中的时序分辨率之间存在冲突。循环脉冲宽度调制结构用于释放此问题。释放硬件开销问题,也可以达到所需的分辨率。此外,PVTL的效果也释放。仿真结果基于TSMC 0.25 / SPL MU / M CMOS工艺。可选择分辨率为9ps至20ps,该区域为0.039mm / sup 2 /。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号