首页> 外文会议>IEEE VLSI-TSA International Symposium on VLSI Design >A 1.6-GHz delta-sigma modulated fractional-N frequency synthesizer
【24h】

A 1.6-GHz delta-sigma modulated fractional-N frequency synthesizer

机译:1.6-GHz Delta-Sigma调制分数-N频率合成器

获取原文

摘要

The goal of this work is to design a high speed, low power consumption, and low noise RF frequency synthesizer. It can be applied to the RF front-end architecture of the IEEE 802.11 b/g channels. In this work, the VCO is an LC-tank oscillator to get the low noise performance, and an all digital delta-sigma modulator, which controls the divider of the synthesizer, is designed to present the channel selection and the fractional division ratio. Basing on the theory of phase-locked loop, the concepts, several different architectures, and the implementation of the fractional-N frequency synthesizer are given. The fractional-N frequency synthesizer is fabricated in a 1.8V, 0.18/spl mu/m CMOS technology, and consumes 29.05 mW in the operating frequency of 1.6 GHz.
机译:这项工作的目标是设计高速,低功耗和低噪声RF频率合成器。它可以应用于IEEE 802.11 B / G通道的RF前端架构。在这项工作中,VCO是一个LC储罐振荡器,可以获得低噪声性能,并且旨在控制合成器的分压器的所有数字Δ-Σ调制器,旨在呈现通道选择和分数分割比率。基于锁相循环理论,概念,几种不同架构和分数N频率合成器的实现。分数-N频率合成器以1.8V,0.18 / SPL MU / M CMOS技术制造,并在工作频率为1.6 GHz的工作频率下消耗29.05兆瓦。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号