首页> 外文会议>IEEE VLSI-TSA International Symposium on VLSI Design >Challenges and opportunities in nano-scale VLSI design
【24h】

Challenges and opportunities in nano-scale VLSI design

机译:纳米规模VLSI设计的挑战与机遇

获取原文

摘要

Moore's law continues to drive the scaling of CMOS technology (Moore, 1965), The feature size of the transistor now has been shrunk well into nano-scale region (Bohr, 2002). A large single VLSI chip can contain over one billion transistors. The ever-increasing level of integration has enabled higher performance and richer feature sets on a single chip. This has led to the explosive growth of microelectronics industry over last decades. But as the geometry of the transistor is getting smaller and the number of transistors on a single chip grows exponentially, the power management for a state-of-the-art VLSI design has become increasingly important. To maintain the performance trend of the VLSI system as the technology scaling continues, many advanced design techniques, especially in power management, have to be employed in order to achieve a balanced design to meet platform and end-user needs.
机译:摩尔定律继续推动CMOS技术的缩放(Moore,1965),晶体管的特征大小现在已经缩小到纳米级区域(Bohr,2002)。大型单个VLSI芯片可包含超过10亿晶体管。不断增加的集成水平使得在单个芯片上具有更高的性能和更丰富的功能集。这导致了上几十年来微电子行业的爆炸性增长。但由于晶体管的几何形状越来越小,并且单个芯片上的晶体管的数量呈指数增长,所以最先进的VLSI设计的电源管理变得越来越重要。为了保持VLSI系统的性能趋势,因为技术缩放继续,许多先进的设计技术,特别是在电源管理中,必须采用,以实现平衡设计以满足平台和最终用户需求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号