首页> 外文会议>IEEE VLSI-TSA International Symposium on VLSI Design >Implementation of dynamically reconfigurable processor DAPDNA-2
【24h】

Implementation of dynamically reconfigurable processor DAPDNA-2

机译:实施动态可重构处理器DAPDNA-2

获取原文

摘要

Application requirements for high computation power are increasing and becoming difficult to meet. Computer architectures based on program counters have been used for a long time along with the technologies as FPGAs or ASICs, for the acceleration using parallel data processing. However, these technologies have become expensive and the turn around time is getting longer than before. In order to solve these problems, the authors developed the DAPDNA-2 as a high performance processor solution using dynamically reconfigurable technology, which, using parallel data processing, could provide more flexibility and higher computation power. The performance of DAPDNA-2 is close to that of ASICs and it is easy to achieve customer's application requirement in a short development period. The design has been implemented with Fujitsu 0.13 /spl mu/m CMOS technology with about 12 million gates and a clock frequency of 166 MHz. Exceptional performance results have been seen in typical application compared to that of Intel's Pentium IV running at 3 GHz.
机译:高计算能力的应用要求正在增加并且变得难以满足。基于程序计数器的计算机架构已经使用了很长时间以及使用并行数据处理的加速度的技术和ASIC。然而,这些技术已经变得昂贵,随着时间的推移越来越长。为了解决这些问题,作者使用动态可重新配置技术开发了DAPDNA-2作为高性能处理器解决方案,使用并行数据处理,可以提供更大的灵活性和更高的计算能力。 DAPDNA-2的性能接近ASICS的性能,在短暂的发展期间,易于实现客户的应用要求。该设计已用富士通0.13 / SPL MU / M CMOS技术实施,大约1200万门和时钟频率为166 MHz。典型的绩效结果在典型的应用中,与英特尔的奔腾IV运行在3 GHz中的奔腾。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号