首页> 外文会议>IEEE International Frequency Control Symposium and Exposition >An Analytic Approach Used to Design a Low Power and Low Phase Noise CMOS LC Oscillator
【24h】

An Analytic Approach Used to Design a Low Power and Low Phase Noise CMOS LC Oscillator

机译:用于设计低功率和低相位噪声CMOS LC振荡器的分析方法

获取原文

摘要

An analytic method to predict the oscillation amplitude and supply current values of a differential CMOS LC oscillator is discussed. The phase noise performance for this kind of oscillator is predicted by using a simplified model. This method enables us to design an optimized oscillator in terms of minimum phase noise and power consumption. The validity of the presented method is demonstrated by designing an LC CMOS oscillator in a 0.24μm CMOS technology. The predictions obtained from the derived expressions are in good agreement with simulation results over a wide range of the supply voltage.
机译:讨论了预测差分CMOS LC振荡器的振荡幅度和电源值的分析方法。通过使用简化模型预测这种振荡器的相位噪声性能。该方法使我们能够在最小相位噪声和功耗方面设计优化的振荡器。通过以0.24μmCMOS技术设计LC CMOS振荡器来证明所提出的方法的有效性。从衍生的表达式获得的预测与仿真结果良好,导致的仿真结果是宽范围的电源电压。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号