首页> 外文会议>International Conference on Embedded Systems and Applications >A Dual-core Embedded System-on-Chip Architecture for Multimedia Signal Processing Applications
【24h】

A Dual-core Embedded System-on-Chip Architecture for Multimedia Signal Processing Applications

机译:用于多媒体信号处理应用的双核嵌入式系统片上架构

获取原文

摘要

This paper presents a dual-core embedded System-on-Chip for a wide range of application fields with particularly high processing demands, including general signal processing, video and audio processing, and a combination of these tasks. It integrates two processor cores and various interfaces onto a single chip, all tied to a 32-bit AMBA AHB bus. The RISC core coordinates the system and performs some reactive tasks, and the DSP core performs transformational tasks with more deterministic and regular behaviors, such as the small and well-defined workloads in multimedia signal processing applications. The DSP core is designed based on Transport Triggered Architecture (TTA) to reduce hardware complexity, get high flexibility and shorten market time. The processor is fabricated in 0.18μm standard-cell technology, occupies about 9.7mm{sup}2, and operates at 266MHz while consuming 670mW average power.
机译:本文介绍了一种用于各种应用领域的双核嵌入式系统,具有特别高的处理需求,包括一般信号处理,视频和音频处理以及这些任务的组合。它将两个处理器核心和各种接口集成到单个芯片上,所有连接到32位AMBA AHB总线。 RISC核心协调系统并执行一些反应任务,DSP核心具有更确定性和常规行为的变革任务,例如多媒体信号处理应用中的小且明确定义的工作负载。 DSP核心基于传输触发架构(TTA)设计,以降低硬件复杂性,获得高度灵活性和缩短市场时间。处理器以0.18μm的标准电池技术制造,占地约9.7mm {sup} 2,并在266MHz处运行,同时消耗670MW平均功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号