首页> 外文会议>International Conference on Communications, Circuits and Systems and West Sino Exposition >Design of A Multi-channel High Speed FIFO Applied to HDLC Processor Based on PCI Bus
【24h】

Design of A Multi-channel High Speed FIFO Applied to HDLC Processor Based on PCI Bus

机译:基于PCI总线的HDLC处理器应用于多通道高速FIFO的设计

获取原文

摘要

In this paper, a design for a multi-channel high speed FIFO (First-in First-out) is presented. We know FIFO is widely used in various fields of data processing. Especially in the chip of high speed operation access, FIFO is a key device. This paper describes in detail data structure, algorithm and design method of the FIFO that is to support 128 logical channels and throughput maximum of 150Mbps. The FIFO's important feature is its structure of data buffer manager. The FIFO succeeds in functional simulation and timing verification on FPGA (Field Programmable Gate Array). Because the FIFO is applied to high speed HDLC based on PCI, its function is also tested successfully through FPGA under environment of a real-time operation system -VxWorks.
机译:在本文中,提出了一种用于多通道高速FIFO的设计(先进先出)。我们知道FIFO广泛用于各种数据处理领域。特别是在高速操作访问的芯片中,FIFO是一个关键设备。本文介绍了FIFO的详细数据结构,算法和设计方法,是支持128个逻辑信道和最大值为150Mbps的吞吐量。 FIFO的重要功能是数据缓冲区管理器的结构。 FIFO在FPGA(现场可编程门阵列)上进行功能模拟和定时验证。由于FIFO应用于基于PCI的高速HDLC,因此在实时操作系统-VXWorks的环境下,其功能也通过FPGA成功进行测试。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号