首页> 外文会议>International Conference on Microelectronic Systems Education >TestosterICs: a low-cost functional chip tester
【24h】

TestosterICs: a low-cost functional chip tester

机译:睾丸睾丸:低成本功能芯片测试仪

获取原文

摘要

Students in VLSI design courses find the opportunity to fabricate their chip designs very exciting and motivational. However, testing the chips after fabrication can be a hassle for both students and faculty. In collaboration with Sun Microsystems Laboratories, we have developed a functional chip tester that applies test vectors at low speed to check logical operation. The tester supports packages with up to 256 pins and operates over a range of 1.2-6.5 volts. It reads test vectors directly from IRSIM files and can be programmed through a Java APL The tester can also be used to drive scan chains and other control signals in conjunction with a high-speed signal generator and oscilloscope to test chips at speed. We have released the chip tester plans in open-source form and manufactured 20 units for other universities.
机译:VLSI设计课程中的学生们找到了非常令人兴奋和激励的芯片设计的机会。然而,在制造后测试芯片可以是学生和教师的麻烦。与Sun Microsystems Laboratories合作,我们开发了一种功能性芯片测试仪,将测试矢量应用于低速以检查逻辑操作。测试仪支持最多256个引脚的封装,并在1.2-6.5伏的范围内运行。它直接从IRSIM文件读取测试向量,可以通过Java APL编程测试仪也可用于驱动扫描链和其他控制信号与高速信号发生器和示波器以速度测试芯片。我们在开源表格中发布了芯片测试仪计划,为其他大学制造了20个单位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号