首页> 外文会议>Automation and Test in Europe Conference and Exhibition >High-level system modeling and architecture exploration with SystemC on a network SoC: S3C2510 case study
【24h】

High-level system modeling and architecture exploration with SystemC on a network SoC: S3C2510 case study

机译:网络SOC上系统的高级系统建模与架构探索:S3C2510案例研究

获取原文

摘要

This paper presents a high-level design methodology applied on a network SoC using SystemC. The topic will emphasize on high-level design approach for intensive architecture exploration and verifying cycle accurate SystemC models comparative to real Verilog RTL models. Unlike many high-level designs, we started the project with working Verilog RTL models in hands, which we later compared our SystemC models to. Moreover, we were able to use the on-chip test board performance simulation data to verify our SystemC-based platform. This paper illustrates that in high-level design, we could have the same accuracy as RTL models but achieve over one hundred times faster simulation speed than that of RTL's. The main topic of the paper will be on architecture exploration in search of performance degradation in source.
机译:本文介绍了使用Systemc在网络SOC上应用的高级设计方法。该主题将强调密集型架构勘探和验证循环精确系统模型的高级设计方法,比较真实的Verilog RTL模型。与许多高级设计不同,我们在手中使用Work Verilog RTL模型开始项目,我们以后将我们的Systemc模型与我们进行了比较。此外,我们能够使用片上测试板性能模拟数据来验证我们的系统基础的平台。本文说明,在高级设计中,我们可以具有与RTL型号相同的准确性,但达到比RTL的速度更快的百倍超过百倍。本文的主要议题将在架构探索上寻找源头源的绩效劣化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号