【24h】

Design and Implementation of Double Precision Floating Point Comparator

机译:双精度浮点比较器的设计与实现

获取原文

摘要

Floating point comparison is a fundamental arithmetic operation in DSP processor. The high dynamic range of floating point comparators find wide applications in sorting data problem, DSP algorithms etc. High performance with optimum area is a major concern for the practical implementation of these comparators. Another major concern with respect to the floating point numbers is the invalid numbers. Thus a separate module is required to handle the invalid numbers. In the present work, a double precision floating point comparator design is proposed for efficient floating point comparison. This comparator takes full advantage of the parallel prefix tree architecture. It first compares the most significant bit and proceeds towards least significant bit only when the compared bits are equal. Representation of floating point numbers is based on IEEE 754 standard. The double precision floating point comparator is modelled using Verilog HDL and synthesized in Xilinx ISE 14.6 targeting Virtex 5 and Cadence encounter tool. The results show that the new comparator architecture is efficient in handling all the invalid floating point numbers.
机译:浮点比较是DSP处理器中的基本算术运算。浮点比较器的高动态范围在排序数据问题,DSP算法等中找到了广泛的应用。高性能具有最佳区域,是这些比较器的实际实现的主要关注点。关于浮点数的另一个主要问题是无效的数字。因此,需要单独的模块来处理无效数字。在本作工作中,提出了一种用于高效浮点比较的双精密浮点比较器设计。该比较器充分利用并行前缀树架构。首先比较最有效位,并且只有在比较比特相等时才进入最低有效位。浮点数的表示基于IEEE 754标准。双重精密浮点比较器采用Verilog HDL建模,并在Xilinx ISE 14.6中合成定位Virtex 5和Cadence Encounter工具。结果表明,新的比较器架构在处理所有无效浮点数方面是有效的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号