首页> 外文会议>National Systems Conference >Adiabatic technique for fat tree decoder to be used in flash ADCs
【24h】

Adiabatic technique for fat tree decoder to be used in flash ADCs

机译:闪存ADC中使用脂肪树解码器的绝热技术

获取原文

摘要

Today power dissipation is the most critical problem in Low Power circuits in VLSI design. Adiabatic technique is a technique to reduce power dissipation in digital circuits in which energy stored in a capacitor can be recycled rather than dissipated as heat. In this paper the Fat tree decoder incorporating PFAL i.e. Positive Feedback Adiabatic Logic technique has been simulated using SPICE simulation tool and its power dissipation has been calculated. In this technique, the energy is recovered during recovery phase of the clock supply. The PFAL based decoder has shown a decrease of 50% in the power dissipation as compared to conventional CMOS based decoder within a specific practical range of frequency. Such a low power decoder can be very useful for further use in highly complex designs of A to D and D to A converters.
机译:今天,功耗是VLSI设计中低功耗电路中最关键的问题。绝热技术是减少数字电路中的功耗的技术,其中存储在电容器中的能量可以被再循环而不是作为热量散发。在本文中,使用Spice仿真工具模拟了包含PFAL的脂肪树解码器。使用Spice仿真工具,已经计算了其功耗。在该技术中,在时钟电源的恢复阶段期间恢复能量。与特定实际频率范围内的传统基于CMOS的解码器相比,PFAL基于PFAL的解码器已经减小了功耗中的50%。这种低功率解码器可以非常有用,可以在将A至D和D的高度复杂的设计中进一步使用至转换器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号