首页> 外文会议>Metrology, Inspection, and Process Control for Microlithography >Overlay Improvement by Exposure Map based Mask Registration Optimization
【24h】

Overlay Improvement by Exposure Map based Mask Registration Optimization

机译:基于曝光地图的掩模注册优化覆盖改进

获取原文

摘要

Along with the increased miniaturization of semiconductor electronic devices, the design rules of advanced semiconductor devices shrink dramatically. [1] One of the main challenges of lithography step is the layer-to-layer overlay control. Furthermore, DPT (Double Patterning Technology) has been adapted for the advanced technology node like 28nm and 14nm, corresponding overlay budget becomes even tighter. [2][3] After the in-die mask registration (pattern placement) measurement is introduced, with the model analysis of a KLA SOV (sources of variation) tool, it's observed that registration difference between masks is a significant error source of wafer layer-to-layer overlay at 28nm process. [4][5] Mask registration optimization would highly improve wafer overlay performance accordingly. It was reported that a laser based registration control (RegC) process could be applied after the pattern generation or after pellicle mounting and allowed fine tuning of the mask registration. [6] In this paper we propose a novel method of mask registration correction, which can be applied before mask writing based on mask exposure map, considering the factors of mask chip layout, writing sequence, and pattern density distribution. Our experiment data show if pattern density on the mask keeps at a low level, in-die mask registration residue error in 3sigma could be always under 5nm whatever blank type and related writer POSCOR (position correction) file was applied; it proves random error induced by material or equipment would occupy relatively fixed error budget as an error source of mask registration. On the real production, comparing the mask registration difference through critical production layers, it could be revealed that registration residue error of line space layers with higher pattern density is always much larger than the one of contact hole layers with lower pattern density. Additionally, the mask registration difference between layers with similar pattern density could also achieve under 5nm performance. We assume mask registration excluding random error is mostly induced by charge accumulation during mask writing, which may be calculated from surrounding exposed pattern density. Multi-loading test mask registration result shows that with x direction writing sequence, mask registration behavior in x direction is mainly related to sequence direction, but mask registration in y direction would be highly impacted by pattern density distribution map. It proves part of mask registration error is due to charge issue from nearby environment. If exposure sequence is chip by chip for normal multi chip layout case, mask registration of both x and y direction would be impacted analogously, which has also been proved by real data. Therefore, we try to set up a simple model to predict the mask registration error based on mask exposure map, and correct it with the given POSCOR (position correction) file for advanced mask writing if needed.
机译:随着半导体电子设备的小型化的增加,高级半导体器件的设计规则急剧缩小。 [1]光刻步骤的主要挑战之一是层到层覆盖控制。此外,DPT(双图案化技术)已经适用于28nm和14nm等先进技术节点,相应的覆盖预算变得更加紧张。 [2] [3]在引入模具掩模登记(图案放置)测量后,随着KLA SOV(变化源)工具的模型分析,观察到掩模之间的配准差是晶片的显着误差源在28nm过程下层到层覆盖层。 [4] [5]掩模登记优化将相应地提高晶片覆盖性能。据报道,在图案生成或薄膜安装后,可以应用基于激光的配准控制(REGC)过程,并允许微观调整掩模登记。 [6]本文提出了一种新颖的掩模登记校正方法,可以在基于掩模曝光地图的掩模写入之前应用,考虑到掩模芯片布局,写入序列和图案密度分布的因素。我们的实验数据显示,如果掩码上的图案密度保持在低电平,3.igma中的模具掩模登记残留物误差可能总是在5nm下,无论应用何种空白类型和相关的作者百分比(位置校正)文件;它证明了材料或设备引起的随机错误将占用相对固定的错误预算作为掩码注册的错误源。在实际生产中,通过关键生产层比较掩模登记差异,可以揭示具有较高图案密度的线空间层的登记残留误差总是大于具有较低图案密度的接触孔层之一。另外,在具有类似模式密度的层之间的掩模配准差异也可以在5nm性能下实现。我们假设掩码注册除了随机误差,主要由掩模写入期间的电荷累积引起,这可以通过周围的暴露图案密度来计算。多加载测试掩模登记结果表明,在x方向写入序列中,X方向上的掩模登记行为主要与序列方向相关,但是在y方向上的掩模配准将受到图案密度分布图的高度影响。它证明了部分掩码注册错误是由于附近环境的充电问题。如果曝光序列是芯片的芯片,用于普通多芯片布局外壳,则X和Y方向的掩模登记将被动地影响,这也通过实际数据证明。因此,我们尝试建立一个简单的模型来基于掩模曝光映射预测掩模登记误差,并在需要时将其与给定的彼此校正(位置校正)文件进行校正,如果需要。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号