首页> 外文会议>IEEE Symposium on Computers and Communication >Digital Reconstruction Stage of Parallel FBD Sigma Delta ADC Implementation Based on Programmable Digital Oscillator in SDR Receiver
【24h】

Digital Reconstruction Stage of Parallel FBD Sigma Delta ADC Implementation Based on Programmable Digital Oscillator in SDR Receiver

机译:基于SDR接收机中可编程数字振荡器的平行FBD Sigma Delta ADC实现的数字重建阶段

获取原文

摘要

This paper presents a programmable parallel frequency band decomposition (FBD) ADC which can be used in a software defined radio (SDR) receiver intended for wireless communication standards. The designed parallel ADC architecture is composed of 6 parallel branches based on discrete-time (DT) 4th order ΣΔ modulators using single-bit quantizers. This paper is focused essentially on the digital reconstruction stage of the designed FBD architecture. The FBD architecture with a demodulation-based digital reconstruction is digitally implemented on a field programmable gate array (FPGA) target from Xilinx Inc.. The frequency conversions performed in the digital reconstruction stage are ensured by a digital oscillator which is carefully tuned to obtain the required frequencies and phases for demodulation and modulation operations. Technical choices and simulation results are discussed. For UMTS use case, the implemented FBD ADC architecture ensures a computed signal-to-noise-ratio (SNR) equal to 74.42 dB.
机译:本文介绍了可编程并联频带分解(FBD)ADC,其可用于用于无线通信标准的软件定义的无线电(SDR)接收器。设计的并行ADC架构由使用单比特量化器的离散时间(DT)第4阶ΣΔ调制器的6个并联分支组成。本文主要集中在设计的FBD架构的数字重建阶段。具有基于解调的数字重建的FBD架构在来自Xilinx Inc的现场可编程门阵列(FPGA)目标上以数字实现。在数字重建阶段执行的频率转换由被仔细调整的数字振荡器确保了以获得的数字振荡器用于解调和调制操作的所需频率和阶段。讨论了技术选择和仿真结果。对于UMTS用例,实现的FBD ADC架构可确保计算的信噪比(SNR)等于74.42dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号