首页> 外文会议>International Telecommunication Conference on Advanced Micro- and Nanoelectronic Systems and Technologies >Low-power low-jitter PLL clock synthesizer for microprocessors with clock range 200-768 MHz
【24h】

Low-power low-jitter PLL clock synthesizer for microprocessors with clock range 200-768 MHz

机译:低功耗低抖动PLL时钟合成器,微处理器的时钟范围为200-768 MHz

获取原文

摘要

In this article the results of the clock synthesizer development are shown. Different variants of voltage repeater for the system of automatic frequency tuning were analyzed. It was shown that for the purpose of energy consumption and jitter reducing the repeater on peripheral transistor can be used. The synthesizerwas created on the technology with design rules 180 nm. Scaling for the technology with design rules 90 nm is also possible.
机译:在本文中,显示了时钟合成器开发的结果。分析了自动频率调谐系统的电压转发器的不同变体。结果表明,对于能量消耗和抖动来减少外围晶体管上的中继器。用设计规则180 nm的技术创建了合成器。具有设计规则的技术缩放,也可以进行90 nm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号