首页> 外文会议>SSST 2012 >Mixed-Signal System-on-a-Chip (SoC) Verification Based on SystemVerilog Model
【24h】

Mixed-Signal System-on-a-Chip (SoC) Verification Based on SystemVerilog Model

机译:基于SystemVerilog模型的混合信号系统上芯片(SOC)验证

获取原文

摘要

Simulation speed and a lack of test approaches are the main difficulties in the mixed-signal verification of a complex System-on-a-Chip (SoC). In this paper, an equivalent high-level Radio Frequency (RF) model is created by the SystemVerilog language and integrated into a mixed-signal SoC. Such a model can be executed on a digital simulator, which is dramatically faster than the traditional method.using an analog solver. Some mixed-signal verification approaches based on digital methods (including constrained random data generation, assertion-based verification, coverage-driven verification, and Verification Methodology Manual) are also presented as well as a case on the integrated SoC.
机译:仿真速度和缺乏测试方法是复杂系统的混合信号验证(SOC)的混合信号验证的主要困难。在本文中,SystemVeriLog语言创建了等效的高级射频(RF)模型,并集成到混合信号SOC中。这样的模型可以在数字模拟器上执行,这比传统方法速度迅速。模拟求解器。还呈现了一种基于数字方法的混合信号验证方法(包括约束随机数据生成,断言验证,覆盖驱动验证和验证方法手册)以及集成SoC上的情况。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号