首页> 外文会议>International Workshop on Intelligent Solutions in Embedded Systems >Optimal memory selection for low power embedded systems
【24h】

Optimal memory selection for low power embedded systems

机译:低功耗嵌入式系统的最佳存储器选择

获取原文

摘要

We present a mathematical model to optimize on-chip memory configurations for minimal power consumption. Splitting memory into sub-units and mapping frequently accessed addresses to small memories reduces power consumption. We have defined an integer linear programming model to solve the combined problem of finding an optimal selection of memory instances and an optimal mapping of application segments. Yielding power reductions of up to 82% for instruction memory and 73% for data memory, makes the model a valuable tool for system synthesis.
机译:我们提出了一种数学模型来优化片上存储器配置以实现最小的功耗。将存储器分成子单元并将频繁访问的地址映射到小存储器可降低功耗。我们已经定义了一个整数线性编程模型,以解决找到最佳选择的内存实例和应用程序段的最佳映射的组合问题。为指令存储器产生高达82%的功率降低,数据存储器的73%,使模型成为系统合成的有价值的工具。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号