首页> 外文会议>IEEE Nuclear Science Symposium Conference Record >Use of Triple Modular Redundancy (TMR) technology in FPGAs for the reduction of faults due to radiation in the readout of the ATLAS Monitored Drift Tube (MDT) chambers
【24h】

Use of Triple Modular Redundancy (TMR) technology in FPGAs for the reduction of faults due to radiation in the readout of the ATLAS Monitored Drift Tube (MDT) chambers

机译:在FPGA中使用三重模块化冗余(TMR)技术,以减少由于辐射的辐射因地图集监测漂移管(MDT)腔室

获取原文

摘要

The Triple Modular Redundancy (TMR) technology allows protection of the functionality of FPGAs against single event upsets (SEUs). Each logic block is implemented three times with a 2-out-of-3 voter at the output. Thus, the correct logical value is available even if there is an upset bit in one location. We applied TMR to the configuration code of a Virtex-II-2000 FPGA, which serves as the on-chamber readout processor of the ATLAS monitored drift tubes (MDTs). We describe the code implementation, results of performance measurements and discuss several limitations of the method. Finally, we present a supplementary technology called "scrubbing". It permanently checks the configuration memory while the FPGA is operating, and corrects upset configuration bits when necessary.
机译:三重模块化冗余(TMR)技术允许保护FPGA的功能对单事件UPSET(SEU)。每个逻辑块在输出端的2外选民中实现三次。因此,即使在一个位置中存在镦粗位置,也可以使用正确的逻辑值。我们将TMR应用于Virtex-II-2000 FPGA的配置代码,它用作图表监控漂移管(MDT)的室内读出处理器。我们描述了代码实现,性能测量结果并讨论了方法的几个限制。最后,我们提出了一种称为“擦洗”的补充技术。它在FPGA运行时永久检查配置内存,并在必要时校正镦粗配置位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号