首页> 外国专利> SYSTEM AND METHOD FOR FALSE PASS DETECTION IN LOCKSTEP DUAL CORE OR TRIPLE MODULAR REDUNDANCY (TMR) SYSTEMS

SYSTEM AND METHOD FOR FALSE PASS DETECTION IN LOCKSTEP DUAL CORE OR TRIPLE MODULAR REDUNDANCY (TMR) SYSTEMS

机译:LOCKSTEP双核或三重模块冗余(TMR)系统中错误通过的系统和方法

摘要

The disclosure relates to an apparatus and method for false pass detection in lockstep dual processing core systems, triple modular redundancy (TMR) systems, or other redundant processing systems. A false pass occurs when two processing cores generate matching data outputs, both of which are in error. A false pass may occur when the processing core are both subjected to substantially the same adverse condition, such as a supply voltage drop or a sudden temperature change or gradient. The apparatus includes processing cores configured to generate first and second data outputs and first and second timing violation signals. A voter-comparator validates the first and second data outputs if they match and the first and second timing violation signals indicate no timing violations. Otherwise, the voter comparator invalidates the first and second data outputs. Validated data outputs are used for performing additional operations, and invalidated data outputs may be discarded.
机译:本公开涉及用于在锁步双处理核心系统,三重模块冗余(TMR)系统或其他冗余处理系统中进行错误通过检测的装置和方法。当两个处理内核生成匹配的数据输出(两者均出错)时,将发生错误通过。当处理核都受到基本相同的不利条件(例如电源电压下降或突然的温度变化或梯度)时,可能会发生错误通过。该设备包括配置为生成第一和第二数据输出以及第一和第二定时违规信号的处理核心。选票比较器将验证第一数据输出和第二数据输出是否匹配,并且第一时序违反信号和第二时序违反信号表明没有时序违反。否则,投票器比较器会使第一和第二数据输出无效。验证的数据输出用于执行其他操作,并且无效的数据输出可能会被丢弃。

著录项

  • 公开/公告号WO2017213779A1

    专利类型

  • 公开/公告日2017-12-14

    原文格式PDF

  • 申请/专利权人 QUALCOMM INCORPORATED;

    申请/专利号WO2017US31542

  • 发明设计人 JAIN PALKESH;BANSAL VIRENDRA;GULATI RAHUL;

    申请日2017-05-08

  • 分类号G06F11/16;G06F11/18;

  • 国家 WO

  • 入库时间 2022-08-21 12:46:48

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号