【24h】

Power Integrity Analysis for High-Speed PCB

机译:高速PCB的电源完整性分析

获取原文

摘要

In high-speed digital circuit, supplying a clear power to the integrated circuit and managing the coupling of power noise which can cause fluctuations or disturbances in the power distribution system have become the bottleneck of high-speed digital circuit designs. So it is expected to be a challenging problem for the power integrity (PI) design due to the wider bandwidth of the noise. Keeping the power distribution network (PDN) impedance very low in a wide frequency range and reduce simultaneous switching noise (SSN) are priority ways for the power integrity (PI) design. The decoupling capacitors are conventionally used to minimize the power impedance at a frequency where the impedance of the decoupling capacitor is lower than that of the power/ground planes pair. This paper investigates both in time and frequency domains the power integrity with the help of full-wave finite-element simulations. The solution which is based on the decoupling capacitors is reviewed in this paper. Besides, the placement and value of the decoupling capacitors will be discussed.
机译:在高速数字电路中,为集成电路提供清晰的电源,并管理电源噪声的耦合,这可能导致配电系统中的波动或干扰已成为高速数字电路设计的瓶颈。因此,由于噪声的更宽带宽,预计该电力完整性(PI)设计是一个具有挑战性的问题。在宽频范围内保持配电网络(PDN)阻抗非常低,并降低同时开关噪声(SSN)是功率完整性(PI)设计的优先级方式。分离电容通常用于以频率最小化电力阻抗,其中去耦电容器的阻抗低于功率/接地平面对的频率。本文在全波有限元模拟的帮助下调查了功率完整性。本文综述了基于去耦电容器的解决方案。此外,将讨论去耦电容器的放置和值。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号