首页> 外文会议>International Conference on Runtime Verification >Property-Directed Verified Monitoring of Signal Temporal Logic
【24h】

Property-Directed Verified Monitoring of Signal Temporal Logic

机译:信号时间逻辑的财产定向验证监控

获取原文

摘要

Signal Temporal Logic monitoring over numerical simulation traces has emerged as an effective approach to approximate verification of continuous and hybrid systems. In this paper we explore an exact verification procedure for STL properties based on monitoring verified traces in the form of Taylor model flowpipes as produced by the Flow* verified integrator. We explore how tight integration with Flow*'s symbolic flowpipe representation can lead to more precise and more efficient monitoring. We then show how the performance of monitoring can be increased substantially by introducing masks, a property-directed refinement of our method which restricts flowpipe monitoring to the time regions relevant to the overall truth of a complex proposition. Finally, we apply our implementation of these methods to verifying properties of a challenging continuous system, evaluating the impact of each aspect of our procedure on monitoring performance.
机译:信号时间逻辑监测在数值模拟轨迹中出现为近似验证连续和混合系统的有效方法。 在本文中,我们根据流量*已验证集成器产生的泰勒模型流动垫形式的监测验证迹线来探索STL属性的精确验证程序。 我们探索与流量*的符号流程图表示的紧密集成如何导致更精确和更有效的监控。 然后,我们展示了如何通过引入掩模,这是如何通过引入掩模来提高监测的性能,这是我们对我们的方法限制了流动管监测到与复杂命题的整体真理相关的时间区的物业为主的细化。 最后,我们应用了这些方法的实现,以验证挑战性的连续系统的属性,评估我们程序对监测性能时各方面的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号